<?xml version="1.0" encoding="UTF-8"?><rss xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:atom="http://www.w3.org/2005/Atom" version="2.0"><channel><title><![CDATA[And another chip submitted for tapeout - HeiChips 🎉]]></title><description><![CDATA[<p>And another chip submitted for tapeout - HeiChips <img src="https://board.circlewithadot.net/assets/plugins/nodebb-plugin-emoji/emoji/android/1f389.png?v=28325c671da" class="not-responsive emoji emoji-android emoji--tada" style="height:23px;width:auto;vertical-align:middle" title="🎉" alt="🎉" /></p><p>This one has been in the works for some time, but since the shuttle was canceled last fall, it was postponed to a later one.</p><p>It's an open-source chip featuring user projects created by participants of the HeiChips Summer School 2025 (<a href="https://heichips.github.io/" rel="nofollow noopener"><span>https://</span><span>heichips.github.io/</span><span></span></a>). How cool is that?<br />The chip uses 9mm² of silicon on SG13CMOS and has been submitted to IHP's Low-Cost MPW shuttle (<a href="https://dk.ihp-microelectronics.com/OpenSourceRequest.php" rel="nofollow noopener"><span>https://</span><span>dk.ihp-microelectronics.com/Op</span><span>enSourceRequest.php</span></a>).</p><p>More below <img src="https://board.circlewithadot.net/assets/plugins/nodebb-plugin-emoji/emoji/android/2b07.png?v=28325c671da" class="not-responsive emoji emoji-android emoji--arrow_down" style="height:23px;width:auto;vertical-align:middle" title="⬇" alt="⬇" />️</p><p><a href="https://fosstodon.org/tags/FPGA" rel="tag">#<span>FPGA</span></a> <a href="https://fosstodon.org/tags/ASIC" rel="tag">#<span>ASIC</span></a> <a href="https://fosstodon.org/tags/OpenSource" rel="tag">#<span>OpenSource</span></a></p>]]></description><link>https://board.circlewithadot.net/topic/2fa102f0-2f7c-406c-97c7-e8b19acf3e26/and-another-chip-submitted-for-tapeout-heichips</link><generator>RSS for Node</generator><lastBuildDate>Thu, 30 Apr 2026 20:41:15 GMT</lastBuildDate><atom:link href="https://board.circlewithadot.net/topic/2fa102f0-2f7c-406c-97c7-e8b19acf3e26.rss" rel="self" type="application/rss+xml"/><pubDate>Tue, 31 Mar 2026 08:41:41 GMT</pubDate><ttl>60</ttl><item><title><![CDATA[Reply to And another chip submitted for tapeout - HeiChips 🎉 on Tue, 31 Mar 2026 08:44:33 GMT]]></title><description><![CDATA[<p>Here are some further links:</p><p>Tapeout repository: <a href="https://github.com/FPGA-Research/heichips25-tapeout" rel="nofollow noopener"><span>https://</span><span>github.com/FPGA-Research/heich</span><span>ips25-tapeout</span></a><br />LibreLane: <a href="https://librelane.org/" rel="nofollow noopener"><span>https://</span><span>librelane.org/</span><span></span></a><br />IHP Open PDK: <a href="https://github.com/IHP-GmbH/IHP-Open-PDK" rel="nofollow noopener"><span>https://</span><span>github.com/IHP-GmbH/IHP-Open-P</span><span>DK</span></a><br />FABulous: <a href="https://github.com/FPGA-Research/FABulous" rel="nofollow noopener"><span>https://</span><span>github.com/FPGA-Research/FABul</span><span>ous</span></a></p>]]></description><link>https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322905175009371</link><guid isPermaLink="true">https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322905175009371</guid><dc:creator><![CDATA[mole99@fosstodon.org]]></dc:creator><pubDate>Tue, 31 Mar 2026 08:44:33 GMT</pubDate></item><item><title><![CDATA[Reply to And another chip submitted for tapeout - HeiChips 🎉 on Tue, 31 Mar 2026 08:44:19 GMT]]></title><description><![CDATA[<p>I'm incredibly happy to have worked on this chip! It utilizes LibreLane 3.0 (<a href="https://librelane.org" rel="nofollow noopener"><span>https://</span><span>librelane.org</span><span></span></a>) and its latest features, such as automated analog routing through non-default rules. The complete, tapeout-ready chip can be generated with just one command.</p><p>Thanks to everyone involved and for the support by Heidelberg University, BMFTR (the German Federal Ministry of Research, Technology and Space) and Chipdesign Germany for making HeiChips possible. Thank you!</p>]]></description><link>https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322904248927255</link><guid isPermaLink="true">https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322904248927255</guid><dc:creator><![CDATA[mole99@fosstodon.org]]></dc:creator><pubDate>Tue, 31 Mar 2026 08:44:19 GMT</pubDate></item><item><title><![CDATA[Reply to And another chip submitted for tapeout - HeiChips 🎉 on Tue, 31 Mar 2026 08:43:50 GMT]]></title><description><![CDATA[<p>To test a user project, first upload a bitstream to the FPGA which selects the project and connects it to the I/Os and SRAM as required. The bitstream is created using Yosys and nextpnr - a complete open-source FPGA toolchain.</p>]]></description><link>https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322902370458992</link><guid isPermaLink="true">https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322902370458992</guid><dc:creator><![CDATA[mole99@fosstodon.org]]></dc:creator><pubDate>Tue, 31 Mar 2026 08:43:50 GMT</pubDate></item><item><title><![CDATA[Reply to And another chip submitted for tapeout - HeiChips 🎉 on Tue, 31 Mar 2026 08:43:23 GMT]]></title><description><![CDATA[<p>HeiChips includes a variety of incredible user projects, among them: two different RISC-V cores, an 8-bit CPU, waveform + tone generation, a USB CDC core, a systolic array (4x4 matrices), a cryo DAC, an experimental 10 Mbps Ethernet PHY, analog standard cells and floating-gate structures, and many more! <img src="https://board.circlewithadot.net/assets/plugins/nodebb-plugin-emoji/emoji/android/2728.png?v=28325c671da" class="not-responsive emoji emoji-android emoji--sparkles" style="height:23px;width:auto;vertical-align:middle" title="✨" alt="✨" /></p><p>For more information about the chip and the user projects, check out the tapeout repository: <a href="https://github.com/FPGA-Research/heichips25-tapeout" rel="nofollow noopener"><span>https://</span><span>github.com/FPGA-Research/heich</span><span>ips25-tapeout</span></a></p>]]></description><link>https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322900578106506</link><guid isPermaLink="true">https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322900578106506</guid><dc:creator><![CDATA[mole99@fosstodon.org]]></dc:creator><pubDate>Tue, 31 Mar 2026 08:43:23 GMT</pubDate></item><item><title><![CDATA[Reply to And another chip submitted for tapeout - HeiChips 🎉 on Tue, 31 Mar 2026 08:43:03 GMT]]></title><description><![CDATA[<p>The stats are: 14 user projects, two of which are large slots and four of which are analog/mixed-signal designs.<br />At the center is a reprogrammable FPGA fabric that connects all the user projects, the I/Os, and the SRAM.</p>]]></description><link>https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322899298860940</link><guid isPermaLink="true">https://board.circlewithadot.net/post/https://fosstodon.org/users/mole99/statuses/116322899298860940</guid><dc:creator><![CDATA[mole99@fosstodon.org]]></dc:creator><pubDate>Tue, 31 Mar 2026 08:43:03 GMT</pubDate></item></channel></rss>